

# Department of Electrical Engineering and Computer Science

Faculty Member: <u>Dr. Rehan Ahmed</u> Dated: <u>3/05/2023</u>

Semester: \_\_\_\_\_6<sup>th</sup> Section: <u>BEE 12C</u>

EE-421: Digital System Design

Lab 10: Adders, Subtractors, and Multipliers

## **Group Members**

|                  |         | PLO4-CLO3                               |                                      | PLO5 -<br>CLO4          | PLO8 -<br>CLO5          | PLO9 -<br>CLO6                     |
|------------------|---------|-----------------------------------------|--------------------------------------|-------------------------|-------------------------|------------------------------------|
| Name             | Reg. No | Viva /<br>Quiz / Lab<br>Performa<br>nce | Analysis of<br>data in Lab<br>Report | Modern<br>Tool<br>Usage | Ethics<br>and<br>Safety | Individu<br>al and<br>Teamwo<br>rk |
|                  |         | 5 Marks                                 | 5 Marks                              | 5 Marks                 | 5 Marks                 | 5 Marks                            |
| Danial Ahmad     | 331388  |                                         |                                      |                         |                         |                                    |
| Muhammad<br>Umer | 345834  |                                         |                                      |                         |                         |                                    |
| Tariq Umar       | 334943  |                                         |                                      |                         |                         |                                    |



## **Table of Contents**

| 2 | 2 Adders, Subtractors, and Multipliers |              |    |  |
|---|----------------------------------------|--------------|----|--|
|   |                                        | Objectives   |    |  |
|   |                                        | Introduction |    |  |
|   | 2.3                                    | Software     | 3  |  |
| 3 | La                                     | b Procedure  | 4  |  |
|   | 3.1                                    | Part I       | 4  |  |
|   | 3.2                                    | Part II      | 6  |  |
|   | 3.3                                    | Part III     | 7  |  |
| 4 | Co                                     | onclusion    | 11 |  |



### 2 Adders, Subtractors, and Multipliers

#### 2.1 Objectives

The purpose of this exercise is to examine arithmetic circuits that add, subtract, and multiply numbers. Each circuit will be described in Verilog and implemented on an Intel FPGA DE10-Lite, DE0-CV, DE1-SoC, or DE2- 115 board.

#### 2.2 Introduction

The purpose of this exercise is to examine arithmetic circuits that add, subtract, and multiply numbers. Each circuit will be described in Verilog and implemented on an Intel FPGA DE10-Standard. Arithmetic circuits are the building blocks of many digital systems. They are used to perform basic operations on numbers, such as addition, subtraction, multiplication, and division. Arithmetic circuits can be implemented in a variety of ways, including using logic gates, flip-flops, and registers. In this exercise, we will implement three different arithmetic circuits on an Intel FPGA DE10-Standard. The first circuit will be an arithmetic adder, which is a simple and straightforward way to add two numbers. The second circuit will be the same as circuit one, albeit with the ability to subtract the numbers as well. The third circuit will be a multiplier, which is used to multiply two numbers together.

#### 2.3 Software

Quartus Prime is a comprehensive design software developed by Intel Corporation for designing digital circuits using Field-Programmable Gate Arrays (FPGAs). It is a leading software platform in the field of digital design, offering a range of advanced tools and features that enable users to easily create, debug, and verify complex digital circuits. With Quartus Prime, users can benefit from a streamlined design flow that facilitates the creation of digital circuits from concept to implementation. It provides an intuitive graphical user interface that allows users to easily design, test, and debug their circuits. Additionally, Quartus Prime supports a variety of popular programming languages, making it a versatile platform for digital designers of all levels.

#### 3 Lab Procedure

#### 3.1 Part I

- 1. Create a new Quartus project. Write Verilog code that describes the circuit in Figure 2.
- 2. Connect input A to switches SW7–0, use KEY0 as an active-low asynchronous reset, and use KEY1 as a manual clock input. The sum from the adder should be displayed on the red lights LEDR7–0, the registered carry signal should be displayed on LEDR8, and the registered overflow signal should be displayed on LEDR9. Show the registered values of A and S as hexadecimal numbers on the 7-segment displays HEX3–2 and HEX1 0.
- 3. Make the necessary pin assignments needed to implement the circuit on your DE-series board and compile the circuit.
- 4. Use timing simulation to verify the correct operation of the circuit. Once the simulation works properly, download the circuit onto your DE-series board and test it by using different values of A. Be sure to check that the overflow output works correctly.

```
module task_1 (
    input [3:0] KEY,
    input [9:0] SW,
    output [9:0] LEDR,
    output [6:0] HEX0,
    output [6:0] HEX1,
    output [6:0] HEX2,
    output [6:0] HEX3
);
    wire [7:0] A = SW[7:0];
    wire clk = KEY[1];
    wire c_out;
    wire [7:0] S;
    reg reg_overflow;
    reg reg_carry;
    reg [7:0] reg_A, reg_S;
    assign {c_out, S} = reg_A + reg_S;
    always @(posedge clk) begin
        if (S != 0) begin
            reg_S <= S;</pre>
        end else begin
             reg_S <= reg_S;</pre>
        end
        if ((reg_A[7] == 0 && reg_S[7] == 0 && S[7] == 1) |
             (reg_A[7] == 1 && reg_S[7] == 1 && S[7] == 0)) begin
             reg_overflow <= 1'b1;</pre>
        end else begin
             reg_overflow <= 1'b0;
        end
        reg_A <= A;</pre>
        reg_carry <= c_out;</pre>
```



# National University of Sciences and Technology (NUST) School of Electrical Engineering and Computer Science

```
reg_S <= S;
end

decoder digit0 (.in (reg_S[3:0]), .HEX(HEX0));
decoder digit1 (.in (reg_S[7:4]), .HEX(HEX1));
decoder digit2 (.in (A[3:0]), .HEX(HEX2));
decoder digit3 (.in (A[7:4]), .HEX(HEX3));

assign LEDR[9] = reg_overflow;
assign LEDR[8] = reg_carry;
assign LEDR[7:0] = S;

endmodule</pre>
```





#### 3.2 Part II

Extend the circuit from Part I to be able to both add and subtract numbers. To do so, introduce an add\_sub input to your circuit. When add\_sub is 1, your circuit should subtract A from S, and when add\_sub is 0 your circuit should add A to S as in Part I.

```
module task_2 (
    input [3:0] KEY,
input [9:0] SW,
    output [9:0] LEDR,
    output [6:0] HEXO,
    output [6:0] HEX1,
    output [6:0] HEX2,
    output [6:0] HEX3
);
    initial reg_S = 0;
    wire add_sub = SW[8];
    wire [7:0] A = SW[7:0];
    wire clk = KEY[1];
    wire c_out;
    wire [7:0] S;
    reg reg_overflow;
    reg reg_carry;
    reg [7:0] reg_A, reg_S;
    assign {c_out, S} = (add_sub)? reg_S - reg_A : reg_S + reg_A;
    always @(posedge clk) begin
        if (S != 0) begin
             reg_S <= S;</pre>
        end else begin
             reg_S <= reg_S;</pre>
        end
        if ((reg_A[7] == 0 && reg_S[7] == 0 && S[7] == 1)
             (reg_A[7] == 1 && reg_S[7] == 1 && S[7] == 0)) begin
             reg_overflow <= 1'b1;</pre>
        end else begin
             reg_overflow <= 1'b0;</pre>
        end
        reg_A <= A;
        reg_carry <= c_out;</pre>
        reg_S <= S;</pre>
    end
    decoder digit0 (
        .in (reg_S[3:0]),
        .HEX(HEX0)
    decoder digit1 (
         .in (reg_S[7:4]),
         .HEX(HEX1)
    decoder digit2 (
```

```
.in (A[3:0]),
    .HEX(HEX2)
);
decoder digit3 (
    .in (A[7:4]),
    .HEX(HEX3)
);
assign LEDR[9] = reg_overflow;
assign LEDR[8] = reg_carry;
assign LEDR[7:0] = S;
endmodule
```





#### 3.3 Part III

- 1. Create a new Quartus project.
- 2. Generate the required Verilog file. Use switches SW7-4 to represent the number A and switches SW3-0 to represent B. The hexadecimal values of A and B are to be displayed on the 7-segment displays HEX2 and HEX0, respectively. The result  $P = A \times B$  is to be displayed on HEX5 4.



```
module task_3 (
    input [3:0] KEY,
input [9:0] SW,
    output [9:0] LEDR,
    output [6:0] HEXO,
    output [6:0] HEX1,
    output [6:0] HEX2,
    output [6:0] HEX3, output [6:0] HEX4,
    output [6:0] HEX5
);
    wire reset = KEY[2];
    wire clk = KEY[1];
    wire s = \sim KEY[0];
    wire [3:0] DataA = SW[7:4];
    wire [3:0] DataB = SW[3:0];
    wire [7:0] P;
    reg [7:0] DataP;
    wire [7:0] A, sum;
    wire z;
reg done;
    reg [1:0] p_state, n_state;
    wire [7:0] B;
    reg enA, enB, enP, selP;
    integer k;
    parameter S1 = 2'b00, S2 = 2'b01, S3 = 2'b10;
    always \overline{@(*)} begin
         case (p_state)
             S1:
             if (s == 0) n_state = S1;
             else n_state = S2;
             S2:
             if (z == 0) n_state = S2;
```

```
else n_state = S3;
        S3:
        if (s == 1) n_state = S3;
        else n_state = S1;
        default: n_state = 2'bxx;
    endcase
always @(posedge clk, negedge reset) begin
    if (reset == 0) p state <= n state;</pre>
    else p_state <= n_state;</pre>
end
always @(*) begin
   enA = 0;
enB = 0;
enP = 0;
   done = 0;
   selP = 0;
    case (p_state)
        S1: enP = 1;
        S2: begin
            enA = 1;
            enB = 1;
            selP = 1;
            if (B[0]) enP = 1;
            else enP = 0;
        end
        S3: done = 1;
    endcase
shiftrne ShiftB (
    DataB,
   LB,
    enB,
    1'b0,
    clk,
defparam ShiftB.n = 4;
shiftlne ShiftA (
   {{4{1'b0}}}, DataA},
    LA,
    enA,
    1'b0,
    clk,
defparam ShiftA.n = 8;
assign z = (B == 0);
assign sum = A + P;
always @(selP, sum) for (k = 0; k < 2 * 4; k = k + 1)
DataP[k] = selP ? sum[k] : 1'b0;
```

```
regne RegP (
        DataP,
        clk,
        Resetn,
        enP,
    defparam RegP.n = 8;
    decoder digit0 (
        .in (DataA),
        .HEX(HEX0)
    decoder digit2 (
        .in (DataB),
        .HEX(HEX2)
    decoder digit4 (
        .in (DataP[7:4]),
        .HEX(HEX4)
    );
    decoder digit5 (
        .in (DataP[7:4]),
        .HEX(HEX5)
    );
endmodule
module shiftrne (
    input [n-1:0] in,
    output [n-1:0] out,
    input en,
    input rst,
    input clk,
    output reg [n-1:0] LB
);
    parameter n = 4;
    integer i;
    always @(posedge clk, negedge rst) begin
        if (rst == 0) LB <= 0;
        else if (en == 1) begin
            LB[0] \leftarrow in[0];
            for (i = 1; i < n; i = i + 1) LB[i] <= in[i-1];
        end
    end
    assign out = LB;
endmodule
module shiftlne (
    input [n-1:0] in,
    output [n-1:0] out,
    input en,
    input rst,
    input clk,
```

```
output reg [n-1:0] LA
    parameter n = 8;
    integer i;
    always @(posedge clk, negedge rst) begin
        if (rst == 0) LA <= 0;
        else if (en == 1) begin
             LA[n-1] \leftarrow in[n-1];
             for (i = 0; i < n - 1; i = i + 1) LA[i] <= in[i+1];
    end
    assign out = LA;
endmodule
module regne (
    input [n-1:0] in,
    input clk,
    input rst,
    input en,
    output reg [n-1:0] out
    parameter n = 8;
    always @(posedge clk, negedge rst) begin
        if (rst == 0) out <= 0;</pre>
        else if (en == 1) out <= in;</pre>
    end
endmodule
```



#### 4 Conclusion

In this exercise, we have examined arithmetic circuits that add, subtract, and multiply numbers. We have described each circuit in Verilog and implemented it on an Intel FPGA DE10-Standard. We have also tested the circuits by using them to perform a variety of arithmetic operations. The results of this exercise have shown that arithmetic circuits can be implemented efficiently on an FPGA. We have also learned that there are a variety of different ways to implement arithmetic circuits, each with its own advantages and disadvantages. This exercise has provided us with a good understanding of the basic principles of arithmetic circuits.